1-Port SRAM

Updated On:2018-04-22
Gradation
Faraday IPs are rated according to the IPs’ maturity and customer acceptance. They are graded by the rules described as below,


Platinum P Five (5) productions verified
Gold G Mass production proven
Silver S Silicon proven, Formal release
Silver Minus S- Manufacturing onging
Bronze B Pre-Silicon release
 
Memory Compiler > 1-Port SRAM
> 6TSRAM > High Density 1PSRAM, 6TSRAM 
Cell Name Descriptions Type Process Gradation Literature
FS70A_B_SH UMC 0.5um Logic process standard synchronous high density single port SRAM memory compiler. Memory_IP 0.5um Platinum
FS80A_A_SH UMC 0.35um Logic process standard synchronous high density single port SRAM memory compiler. Memory_IP 0.35um Gold
FS80A_B_SH UMC 0.35um Logic process standard synchronous high density single port SRAM memory compiler. Memory_IP 0.35um Platinum
FS90A_B_SH UMC 0.25um Logic process standard synchronous high density single port SRAM memory compiler. Memory_IP 0.25um Platinum
FS90A_C_SH UMC 0.25um Logic process standard synchronous high density single port SRAM memory compiler. Memory_IP 0.25um Platinum
FSA0A_C_SU UMC 0.18um Logic GII process standard synchronous high speed single port SRAM memory compiler. Memory_IP 0.18um Platinum
FSA0A_D_SL UMC 0.18um Logic GII process synchronous High Density, Low Power mini single port SRAM Memory_IP 0.18um Platinum
FSA0F_A_SL UMC 0.18um e-flash GII process standard synchronous single port SRAM memory compiler. Memory_IP 0.18um Silver
FSA0F_B_SL UMC 0.18um eFlash process GII 4.0um2 Single Port SRAM Compiler Memory_IP 0.18um Silver
FSA0I_A_SL UMC 0.18um CIS process synchronous high density single port SRAM memory compiler. Memory_IP 0.18um Silver
FSA0L_A_SH UMC 0.18um Logic LL process standard synchronous high density single port SRAM memory compiler. Memory_IP 0.18um Silver
FSA0L_D_SL UMC 0.18um logic process high density, low power, mini area, single port SRAM compiler Memory_IP 0.18um Silver
FSA0M_A_SU UMC 0.18um mixed-mode process standard synchronous high density single port SRAM memory compiler. Memory_IP 0.18um Silver
FSA0V_A_SU UMC 0.18um high voltage 1.8V process synchronous high density single port SRAM memory compiler. Memory_IP 0.18um Silver
FSB0G_A_SH UMC 0.15um SP Logic process standard synchronous high density single port SRAM memory compiler. Memory_IP 0.15um Silver
FSC0G_D_SH UMC 0.13um Logic SP (FSG) process high density synchronous high density single port SRAM memory compiler. Memory_IP 0.13um Silver
FSC0H_D_SH UMC 0.13um Logic HS (FSG) process high density synchronous single port SRAM memory compiler. Memory_IP 0.13um Platinum
FSC0H_L_SH UMC 0.13um HS/FSG standard process synchronous high density low power single port SRAM memory compiler. Memory_IP 0.13um Platinum
FSC0I_A_SH UMC 0.13um CMOS image sensor process synchronous high density single port SRAM memory compiler. Memory_IP 0.13um Silver
FSC0L_D_SH UMC 0.13um Logic LL (FSG) process high density synchronous high density single port SRAM memory compiler. Memory_IP 0.13um Platinum
FSC0U_D_SH UMC 0.13um HS/LL fusion (FSG) process high density synchronous high density single port SRAM memory compiler. Memory_IP 0.13um Silver
FSD0A_A_SH UMC 90nm Logic process SP/low-k synchronous high density single port SRAM memory compiler Memory_IP 90nm Gold
FSD0A_A_SHRED UMC 90nm SP/Low-K Logic Process Synchronous High Density Single Port SRAM Compiler With Redundancy Memory_IP 90nm Silver
FSD0A_B_SH UMC 90nm SP/RVT Low-K Logic Process High Density Single Port 6T SRAM Memory Complier Memory_IP 90nm Platinum
FSD0A_B_SHRED UMC 90nm SP/RVT Low-K Logic Process Single Port SRAM (Introduce Redundancy feature to the existing FSD0A_B_SH) Memory_IP 90nm Silver
FSD0A_L_SH UMC 90nm SP Low-K Logic Process low power synchronous high density single port SRAM memory compiler. Memory_IP 90nm Bronze
FSD0I_A_SH UMC 90CIS 1P3M SP-SRAM compiler Memory_IP 90nm Silver Minus
FSD0I_A_SHRED 90CIS with Row redundancy SP-SRAM,UMC 90nm CIS Image Sensor Process. Memory_IP 90nm Bronze
FSD0K_A_SH UMC 90nm LL/RVT Synchronous high density one port SRAM memory compiler. Memory_IP 90nm Silver
FSD0K_A_SHRED UMC 90nm LL/RVT LowK Logic Process Synchronous High Density Single Port SRAM Compiler With Redundancy Memory_IP 90nm Silver
FSD0K_B_SH UMC 90nm LL Low-K RVT process synchronous single port SRAM memory compiler Memory_IP 90nm Silver
FSD0K_B_SHRED UMC 90nm LL/RVT Logic process standard synchronous high density single port SRAM memory compiler with redundancy feature. Memory_IP 90nm Silver
FSD0K_L_SH UMC 90nm Logic process low leakage devices synchronous Low-Power single port hihg density memory compiler. Memory_IP 90nm Silver
FSE0A_A_SH UMC 65nm SP LowK Logic Process standard synchronous high density single port SRAM memory compiler. Memory_IP 65nm Silver
FSE0A_A_SHRED UMC 65nm SP LowK Logic Process standard synchronous high density single port SRAM with redundaycy memory compiler. Memory_IP 65nm Silver
FSE0K_A_SH UMC 65nm LL/RVT LowK Logic Process 1-port high density memory compiler Memory_IP 65nm Silver
FSE0K_A_SHRED UMC 65nm LL/RVT LowK Process synchronous high density, single port SRAM compiler with the row redundancy. Memory_IP 65nm Silver
FSF0A_A_SH UMC 55nm SP Low_K Logic process standard synchronous high density single port SRAM memory compiler. Memory_IP 55nm Silver
FSF0A_A_SHRED UMC 55nm SP Low_K Logic process standard synchronous high density single port SRAM memory compiler with row-pair redundancy. Memory_IP 55nm Silver
FSF0A_B_SH UMC 55nm SP LowK Logic Process Synchronous One-Port SRAM using 0.425 bit cell Memory Compiler Memory_IP 55nm Silver
FSF0A_B_SHRED 55SP SPSRAM with row redundancy Memory_IP 55nm Silver
FSF0A_H_SH UMC 55nm SP/RVT LowK Logic Process standard synchronous Low Power (PG-DC) using 0.425 bit cell single port SRAM memory compiler. Memory_IP 55nm Silver
FSF0A_L_SH UMC 55nm SP LowK Logic Process low power synchronous high density single port SRAM memory compiler Memory_IP 55nm Silver
FSF0A_L_SHRED UMC 55nm SP LowK Logic Process low power synchronous high density single port SRAM memory compiler with redundancy Memory_IP 55nm Silver
FSF0A_N_SH UMC 55nm SP/RVT+HVT LowK Logic Process standard synchronous high density single port SRAM memory compiler. Memory_IP 55nm Silver
FSF0F_A_SH UMC 55nm eFlash Single-Port SRAM memory compiler Memory_IP 55nm Bronze
FSF0L_A_SH UMC 55nm LP LowK Logic Process Synchronous Single Port SRAM Memory Compiler Memory_IP 55nm Silver
FSF0L_A_SHRED UMC 55nm LP LowK Logic Process Synchronous SPRAM memory compiler with RED feature Memory_IP 55nm Silver
FSF0V_A_SH UMC 55nm eHV process;Single-Port SRAM compiler Memory_IP 55nm Silver Minus
FSF0V_A_SHRED UMC 55nm eHV process ; Single-Port SRAM compiler with Row redundancy Memory_IP 55nm Bronze
FSH0L_B_SH UMC 40nm LP/HVT Logic Process with 6TSRAM (0.242 mm2) One Port SRAM Memory Compiler Memory_IP 40nm Silver
FSH0L_B_SHRED UMC 40nm LP Logic Process Single Port SRAM memory compiler with row redundancy Memory_IP 40nm Silver
FSH0L_D_SH UMC 40nm Low Power Process SP-SRAM with 213 bit cell Memory_IP 40nm Silver Minus
FSH0L_D_SHRED UMC 40nm Low Power Process SP-SRAM memory compiler with row redundancy and 213 bit cell Memory_IP 40nm Bronze
FSH0L_H_SH UMC 40nm Low Power Process Single-Port SRAM 213cell with power gating Memory_IP 40nm Silver Minus
FSH0L_H_SHRED UMC 40nm Low Power Process PG SP-SRAM with Row redundancy for 213 bit cell Memory_IP 40nm Bronze
FSH0L_K_SH UMC 40nm Low Power Process Single-Port SRAM for dual power rail Memory_IP 40nm Bronze
FSH0L_L_SYHVT UMC 40nm LP with power gating & peri-HVT 1PRF Memory_IP 40nm Contact Sales
 
FSH0U_L_SYHVT UMC 40nm uLP process ULL One Port Register File memory compiler Memory_IP 40nm Bronze
FSJ0C_B_SH UMC 28nm Logic process standard synchronous RVT periphery high density single port SRAM memory compiler. Memory_IP 28nm Bronze
FSJ0C_B_SHR1 UMC 28nm Logic process standard synchronous RVT periphery high density single port SRAM memory compiler with row redundancy. Memory_IP 28nm Bronze
FSJ0C_D_SH UMC 28nm HPC Logic Process Ultra High Density Single-Port SRAM Memory Compiler Memory_IP 28nm Silver Minus
FSJ0G_B_SH UMC 28nm HPM process standard synchronous high density single port SRAM memory compiler Memory_IP 28nm Silver Minus
FSJ0L_B_SH High Density Single Port SRAM, UMC 28nm HLP process Memory_IP 28nm Silver Minus
FSJ0L_B_SHC1 UMC 28nm HLP process standard synchronous high density single port SRAM memory compiler. Memory_IP 28nm Contact Sales
 
FSJ0L_B_SHR1 UMC 28nm HLP standard synchronous high density single port SRAM memory compiler. Memory_IP 28nm Bronze
FSJ0L_B_SHR1C1 UMC 28nm HLP process standard synchronous High density single port SRAM memory compiler. Memory_IP 28nm Contact Sales
 
FSL0A_D_SL UMC 0.153um Mixed-Mode/Logic Process High Density, Low Power mini single port SRAM (porting of FSA0A_D_SL) Memory_IP 0.153um Silver
FSP0A_D_SL UMC 0.162um Logic GII process standard synchronous high density single port SRAM memory compiler. Memory_IP 0.162um Silver
 
FSP0J_A_SL UMC 0.162um eFalsh/LL Single-Port SRAM memory compiler Memory_IP 0.162um Bronze
FSR0A_A_SH 0.11um EE2PROM/LL 1.5v High density Single Port SRAM compiler Memory_IP 0.11um Silver Minus
FSR0B_B_SH UMC 0.11um HS/AE (AL Advanced Enhancement) Logic Process 1.41um2 Cell Single port SRAM compiler Memory_IP 0.11um Silver
FSR0B_D_SH UMC 0.11um HS/ALE logic process standard synchronous High-density single port SRAM memory compiler Memory_IP 0.11um Platinum
FSR0F_C_SH UMC 0.11um eFlash HS process ; Single-Port SRAM Memory Compiler Memory_IP 0.11um Silver
FSR0H_B_SH UMC 0.11um HS/FSG Logic Process;1.41um2 bit cell Single-Port SRAM Memory Compiler Memory_IP 0.11um Silver
FSR0H_D_SH UMC 0.11um HS Logic process synchronous, high density single port memory compiler Memory_IP 0.11um Gold
FSR0K_B_SH UMC 0.11um LL/AE (AL Advanced Enhancement) Logic Process Single Port SRAM compiler with 141 bit cell Memory_IP 0.11um Silver
FSR0K_D_SH UMC 0.11um LL/ALE Logic Process standard synchronous high density single port SRAM memory compiler. Memory_IP 0.11um Silver
FSR0L_D_SH UMC 0.11um Low Leakage Process Synchronous High Density Single-Port SRAM Compiler Memory_IP 0.11um Gold
FSR0P_A_SH 110AE eFlash LL SPSRAM Memory_IP 0.11um Silver
FSR0T_B_SH UMC 0.11um SP/AE Logic Process Synchronous Single-Port SRAM Memory compiler with 1.41um2 bit cell Memory_IP 0.11um Silver
FSR0T_D_SH UMC 0.11um SP/AE (AL Advance Enhancement) Logic Process standard synchronous High-density single port SRAM memory compiler. Memory_IP 0.11um Silver
FSR0U_A_SH UMC 0.11um Embedded High Voltage Mask Reduction AL Process standard synchronous high density single port SRAM memory compiler. Memory_IP 0.11um Bronze
FSR0V_A_SH UMC 0.11um HV Process 1.35um2 single port SRAM compiler Memory_IP 0.11um Silver
FSR0X_A_SH UMC 0.11um eFlash SP process; Single-Port SRAM compiler Memory_IP 0.11um Silver Minus
FST0J_A_SH UMC 80nm HV Process Single-Port SRAM Memory Compiler Memory_IP 80nm Silver
FST0J_A_SHRED UMC 80nm HV Process Single-Port SRAM Memory Compiler with Redundancy Memory_IP 80nm Silver
FST0J_L_SH UMC 80nm HV Process PG Single-Port SRAM Memory Compiler Memory_IP 80nm Silver Minus
FST0J_L_SHRED UMC 80nm HV Process Single-Port SRAM Memory Compiler with redundancy Memory_IP 80nm Bronze
FST0W_B_SH UMC 80nm Embedded High Voltage process standard synchronous high density single port SRAM memory compiler. Memory_IP 80nm Silver Minus
FST0W_B_SHB4 UMC 80nm Embedded High Voltage process standard synchronous high density single port SRAM memory compiler. Memory_IP 80nm Bronze
 
FST0W_B_SHRED UMC 80nm Embedded High Voltage process standard synchronous high density single port SRAM memory compiler with redundancy. Memory_IP 80nm Silver Minus
FST0W_B_SHREDB4 UMC 80nm Embedded High Voltage process standard synchronous high density single port SRAM memory compiler. Memory_IP 80nm Bronze